RoHS | Compliant |
---|---|
Packaging | Tube |
Voltage Nodes | 2.00 V, 5.00 V, 6.00 V |
Output Current Drive | -1.00 mA |
Number of Pins | 16 |
Supply Voltage (DC) | 2.00 V to 6.00 V |
REACH SVHC Compliance | No SVHC |
Operating Temperature | 85.0 °C (max) |
Digital Logic Level | CMOS |
Case/Package | PDIP, SOIC |
Number of Bits | 8 |
Lead-Free Status | Lead Free |
Mounting Style | Through Hole |
Lifecycle Status | Active |
Manufacturer | Texas Instruments |
---|---|
Manufacturer Part Number | SN74HC595N |
Description | IC 8-BIT SHIFT REGISTER 16-DIP |
Stock Code | W006344 |
Download | ![]() |
The SN74HC595N device contain an 8 bit serial in, parallel out shift register that feeds an 8 bit D type storage register. The storage register has parallel 3 state outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and serial outputs for cascading. When the output-enable (OE) input is high, the outputs are in the high-impedance state. Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. If both clocks are connected together, the shift register always is one clock pulse ahead of the storage register.
- 8 bit serial-in, parallel-out shift
- Wide operating voltage range of 2V to 6V
- High current 3 state outputs can drive up To 15 LSTTL loads
- Low power consumption: 80µA max.
- ±6-mA output drive at 5V
- Low input current: 1µA max.
- Shift register has direct clear
Related products
-
Logic
Texas Instruments SN74LVC1G32DBVR
0 out of 5(0)The SN74LVC1G32DBVR is a Single 2-input Positive-OR Gate, designed for 1.65 to 5.5V VCC operation. The SN74LVC1G32DBVR device performs the Boolean function Y = A + B or Y = A\ + B\ in positive logic. The CMOS device has high output drive while maintaining low static power dissipation over a broad VCC operating range. ESD protection exceeds JESD 22, 2000V human body model (A114-A), 200V machine model (A115-A) and 1000V charged-device model (C101).
- Supports 5V VCC operation
- Inputs accept voltages to 5.5V
- Supports down translation to VCC
- Maximum TPD of 3.6ns at 3.3V
- Low power consumption, 10µA maximum ICC
- ±24mA Output drive at 3.3V
- Ioff supports live insertion, partial-power-down mode and back-drive protection
- Latch-up performance exceeds 100mA per JESD 78, class II
- Green product and no Sb/Br
SKU: W006357 -
Logic
Texas Instruments SN74LVC1T45DCKT
0 out of 5(0)The SN74LVC1T45DCKT is a single-bit non-inverting Bus Transceiver uses two separate configurable power-supply rails. The A port is designed to track VCCA. VCCA accepts any supply voltage from 1.65 to 5.5V. The B port is designed to track VCCB. VCCB accepts any supply voltage from 1.65 to 5.5V. This allows for universal low-voltage bidirectional translation between any of the 1.8, 2.5, 3.3 and 5V voltage nodes. It is designed for asynchronous communication between two data buses. The logic levels of the direction-control (DIR) input activate either the B-port outputs or the A-port outputs. The device transmits data from the A bus to the B bus when the B-port outputs are activated and from the B bus to the A bus when the A-port outputs are activated. The input circuitry on both A and B ports always is active and must have a logic HIGH or LOW level applied to prevent excess ICC and ICCZ. It is designed so that the DIR input is powered by VCCA.
- Fully configurable dual-rail design allows each port to operate over 1.65 to 5.5V power supply range
- VCC Isolation Feature, If Either VCC Input Is at GND, Both Ports Are in High-Impedance State
- DIR Input Circuit Referenced to VCCA
- Low-power Consumption, 4µA Maximum ICC
- ±24mA Output Drive at 3.3V
- Ioff Supports Partial-power-down Mode Operation
- 420Mbps(3.3 to 5V Translation) 210Mbps(Translate to 3.3V), 75Mbps (Translate to 1.8V) max data rates
- Latch-up Performance Exceeds 100mA Per JESD 78, Class II
- Green Product, No Sb/Br
SKU: W001913 -
Logic
NXP Semiconductors 74HC74N
0 out of 5(0)The 74HC74N is a dual D-type positive-edge-triggered Flip-flop with clear and preset. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of CLK. Following the hold-time interval, data at the D-input can be changed without affecting the levels at the outputs.
- Wide operating voltage range
- Outputs can drive up to 10 LSTTL loads
- Low power consumption
- 15ns Typical TPD
- ±4mA Output drive at 5V
SKU: W002902 -
Logic
Texas Instruments 74HC74N
0 out of 5(0)The CD74HC74E is a high speed CMOS logic dual positive-edge-triggered D-type Flip-flop with set and reset. The HC74 utilizes silicon gate CMOS technology to achieve operating speeds equivalent to LSTTL parts. It exhibits the low power consumption of standard CMOS integrated circuits, together with the ability to drive 10 LSTTL loads. This flip-flop has independent DATA, SET\, RESET\ and CLOCK inputs and Q and Q\ outputs. The logic level present at the data input is transferred to the output during the positive-going transition of the clock pulse. SET\ and RESET\ are independent of the clock and are accomplished by a low level at the appropriate input.
- Hysteresis on clock inputs for improved noise immunity and increased input rise and fall times
- Asynchronous reset
- Complementary outputs
- Buffered inputs
- Balanced propagation delay and transition times
- Significant power reduction compared to LSTTL logic ICs
- ±20mA DC input/output diode current
- ±25mA DC drain current
SKU: W006370